Implementation of High Speed 8-bit Multiplier in FPGA with Lesser Adder Elements

., Dhanabalan and Selvi, Tamil (2022) Implementation of High Speed 8-bit Multiplier in FPGA with Lesser Adder Elements. In: Novel Perspectives of Engineering Research Vol. 7. B P International, pp. 80-87. ISBN 978-93-5547-514-5

Full text not available from this repository.

Abstract

This paper proposes a design method for an 8-bit multiplication with reduced delay time and lesser number of adders. Normally, two numeric data can be multiplied by repeated addition. In the case of binary multiplication, combinational circuit can be designed using manual multiplication method which requires binary addition. Carry generated because of addition affects the speed of multiplication since the present addition depends on the value of previous carry. To overcome this problem, addition with the help of multiplexer is introduced and the result is an increased speed in multiplication. Even though the proposed design is mainly for FPGA implementation, it can also be implemented in ASIC as the logical delay is reduced when compared the result in Xilinx device.

Item Type: Book Section
Subjects: Article Paper Librarian > Engineering
Depositing User: Unnamed user with email support@article.paperlibrarian.com
Date Deposited: 13 Oct 2023 04:19
Last Modified: 13 Oct 2023 04:19
URI: http://editor.journal7sub.com/id/eprint/1855

Actions (login required)

View Item
View Item